: August 10, 2001 Filed

Page



## **REMARKS**

The amendments to the claims made herein are to correct minor grammatical errors and to place the application in better form for examination. No new matter is added.

Attached is a marked-up version of the changes being made by the current amendment.

Applicants ask that all claims be examined. Please apply any charges or credits to Deposit Account No. 06-1050.

Respectfully submitted,

Date: August 10, 2001

Reg. No. 37,640

Fish & Richardson P.C. 601 Thirteenth Street, NW Washington, DC 20005 Telephone: (202) 783-5070

Facsimile: (202) 783-2331

40065199.doc

The state of the s

H

**[**=

IJ

: August 10, 2001



## In the claims:

## Claims 1-6, 8-10 and 18-27 have been amended as follows:

1. (Amended) A method of manufacturing a semiconductor device, the method comprising [the steps of]:

forming a conductive film over a semiconductor with an insulating film therebetween; forming a resist pattern on the conductive film by using a photomask having a diffraction grating pattern or a reticle having a diffraction grating pattern, wherein a thickness of an edge portion of the resist pattern is smaller than a thickness of a middle portion of the resist pattern;

forming a gate electrode by etching using the resist pattern, wherein a thickness of an edge portion of the gate electrode is smaller than a thickness of a middle portion of the gate electrode; and

introducing an impurity element into the semiconductor with the gate electrode as a mask to form a first impurity region and a second impurity region in the semiconductor, wherein the first impurity region is not overlapped with the gate electrode and the second impurity region is overlapped with the edge portion of the gate electrode.

2. (Amended) A method of manufacturing a semiconductor device, the method comprising [the steps of]:

forming a conductive film over a first semiconductor and a second semiconductor with an insulating film therebetween;

: 12

forming a rectangular [shape] first resist pattern on the conductive film over the first semiconductor[, and];

forming a second resist pattern on the conductive film over the second semiconductor by using a photomask having a diffraction grating pattern or a reticle having a diffraction grating pattern, wherein a thickness of an edge portion of the second resist pattern is smaller than a thickness of a middle portion of the second resist pattern;

forming a rectangular [shape] first gate electrode over the first semiconductor by dry etching using the first resist pattern, and;

forming a second gate electrode by dry etching using the second resist pattern over the second semiconductor, wherein a thickness of an edge portion of the second gate electrode is smaller than a thickness of a middle portion of the second gate electrode;

introducing an impurity element into the first semiconductor with the first gate electrode as a mask to form a first impurity region in the first semiconductor, wherein the first impurity region is not overlapped with the first gate electrode[,]; and

introducing the impurity element into the second semiconductor with the second gate electrode as a mask to form a second impurity region and a third impurity [regions] region in the second semiconductor, wherein the second impurity region is not overlapped with the second gate electrode and the third impurity region is overlapped with the edge portion of the second gate electrode.

3. (Amended) A method of manufacturing a semiconductor device, the method comprising [the steps of]:

1=

Applicant: Hideto Ohnur : August 10, 2001

Page

forming a conductive film over a first semiconductor and a second semiconductor with an insulating film therebetween;

forming a rectangular [shape] first resist pattern on the conductive film over the first semiconductor[, and];

forming a second resist pattern on the conductive film over the second semiconductor by using a photomask having a diffraction grating pattern or a reticle having a diffraction grating pattern, wherein a thickness of an edge portion of the second resist pattern is smaller than a thickness of a middle portion of the second resist pattern;

forming a rectangular [shape] first gate electrode over the first semiconductor by dry etching using the first resist pattern[, and];

forming a second gate electrode by dry etching using the second resist pattern over the second semiconductor, wherein a thickness of an edge portion of the second gate electrode is smaller than a thickness of a middle portion of the second gate electrode;

introducing an impurity element into the first semiconductor with the first gate electrode as a mask to form a first impurity region in the first semiconductor, wherein the first impurity region is not overlapped with the first gate electrode[, and];

introducing the impurity element into the second semiconductor with the second gate electrode as a mask to form a second impurity region in the second semiconductor, wherein the second impurity region is not overlapped with the second gate electrode;

removing the first and the second resist patterns;

forming a third resist pattern covering the first gate electrode; [and]

Applicant: Hideto Ohnur al. Filed: August 10, 2001

Page : 14

introducing the impurity element into the first semiconductor with the third resist pattern as a mask to form a third impurity region in the first semiconductor, wherein the third impurity region is not overlapped with the third resist pattern and the first gate electrode[,]: and

introducing the impurity element into the second semiconductor with the second gate electrode as a mask to form a fourth <u>impurity region</u> and a fifth impurity [regions] region in the second semiconductor, wherein the fourth impurity region is not overlapped with the second gate electrode and the fifth impurity region is overlapped with the edge portion of the second gate electrode.

4. (Amended) A method of manufacturing a semiconductor device, the method comprising [the steps of]:

forming a conductive film over a semiconductor with an insulating film therebetween; forming a resist pattern on the conductive film by using a photomask having a translucent film portion or a reticle having a translucent film portion, wherein a thickness of an edge portion of the resist pattern is smaller than a thickness of a middle portion of the resist pattern;

forming a gate electrode by etching using the resist pattern, wherein a thickness of an edge portion of the gate electrode is smaller than a thickness of a middle portion of the gate electrode; and

introducing an impurity element into the semiconductor with the gate electrode as a mask to form a first impurity region and a second impurity region in the semiconductor,

The last than the last than the

ı

Ü

ij

F. L. F. L. F. L. F.

Attorney's Docket

wherein the first impurity region is not overlapped with the gate electrode and the second impurity region is overlapped with the edge portion of the gate electrode.

5. (Amended) A method of manufacturing a semiconductor device, the method comprising [the steps of]:

forming a conductive film over a first semiconductor and a second semiconductor with an insulating film therebetween;

forming a rectangular [shape] first resist pattern on the conductive film over the first semiconductor [, and];

forming a second resist pattern on the conductive film over the second semiconductor by using a photomask having a translucent film portion or a reticle having a translucent film portion, wherein a thickness of an edge portion of the second resist pattern is smaller than a thickness of a middle portion of the second resist pattern;

forming a rectangular [shape] first gate electrode over the first semiconductor by dry etching using the first resist pattern[, and];

forming a second gate electrode by dry etching using the second resist pattern over the second semiconductor, wherein a thickness of an edge portion of the second gate electrode is smaller than a thickness of a middle portion of the second gate electrode;

introducing an impurity element into the first semiconductor with the first gate electrode as a mask to form a first impurity region in the first semiconductor, wherein the first impurity region is not overlapped with the first gate electrode[,]; and

Page

Applicant: Hideto Ohnur : August 10, 2001

second gate electrode.

introducing the impurity element into the second semiconductor with the second gate electrode as a mask to form a second impurity region and a third impurity [regions] region in the second semiconductor, wherein the second impurity region is not overlapped with the second gate electrode and the third impurity region is overlapped with the edge portion of the

6. (Amended) A method of manufacturing a semiconductor device, the method comprising: [the steps of:]

forming a conductive film over a first semiconductor and a second semiconductor with an insulating film therebetween;

forming a rectangular [shape] first resist pattern on the conductive film over the first semiconductor[, and];

forming a second resist pattern on the conductive film over the second semiconductor by using a photomask having a translucent film portion or a reticle having a translucent film portion, wherein a thickness of an edge portion of the second resist pattern is smaller than a thickness of a middle portion of the second resist pattern;

forming a rectangular [shape] first gate electrode over the first semiconductor by dry etching using the first resist pattern[, and];

forming a second gate electrode by dry etching using the second resist pattern over the second semiconductor, wherein a thickness of an edge portion of the second gate electrode is smaller than a thickness of a middle portion of the second gate electrode;

Applicant: Hideto Ohnur al. Filed: August 10, 2001

Page : 17

introducing an impurity element into the first semiconductor with the first gate electrode as a mask to form a first impurity region in the first semiconductor, wherein the first impurity region is not overlapped with the first gate electrode[, and];

introducing the impurity element into the second semiconductor with the second gate electrode as a mask to form a second impurity region in the second semiconductor, wherein the second impurity region is not overlapped with the second gate electrode:

removing the first and the second resist patterns;

forming a third resist pattern covering the first gate electrode; [and]
introducing the impurity element into the first semiconductor with the third resist
pattern as a mask to form a third impurity region in the first semiconductor, wherein the third
impurity region is not overlapped with the third resist pattern and the first gate electrode[,
and]; introducing the impurity element into the second semiconductor with the second gate
electrode as a mask to form a fourth impurity region and a fifth impurity [regions] region in
the second semiconductor, wherein the fourth impurity region is not overlapped with the
second gate electrode and the fifth impurity region is overlapped with the edge portion of the
second gate electrode.

8. (Amended) A method of manufacturing a semiconductor device the method comprising [the steps of]:

forming a conductive film over a first semiconductor and a second semiconductor with an insulating film therebetween;

: August 10, 2001

Page

: 21

as a mask to form a first impurity region in the semiconductor, wherein the first impurity region is not overlapped with the first gate electrode[, and];

introducing the impurity element into the semiconductor with the second gate electrode as a mask to form a second <u>impurity region</u> and a third impurity [regions] <u>region</u> in the semiconductor, wherein the second impurity region is not overlapped with the second gate electrode and the third impurity region is overlapped with the edge portion of the second gate electrode; and

making the edge portion of the second gate electrode recede by a second dry etching.

- 18. (Amended) The method of manufacturing a semiconductor device according to claim 1, wherein the edge portion of the resist pattern has <u>a</u> tapered configuration.
- 19. (Amended) The method of manufacturing a semiconductor device according to claim 2, wherein the edge portion of the resist pattern has <u>a</u> tapered configuration.
- 20. (Amended) The method of manufacturing a semiconductor device according to claim 3, wherein the edge portion of the resist pattern has <u>a</u> tapered configuration.
- 21. (Amended) The method of manufacturing a semiconductor device according to claim 4, wherein the edge portion of the resist pattern has <u>a</u> tapered configuration.
  - 22. (Amended) The method of manufacturing a semiconductor device according to

: August 10, 2001

Page

claim 5, wherein the edge portion of the resist pattern has a tapered configuration.

- 23. (Amended) The method of manufacturing a semiconductor device according to claim 6, wherein the edge portion of the resist pattern has a tapered configuration.
- 24. (Amended) The method of manufacturing a semiconductor device according to claim 7, wherein the edge portion of the resist pattern has a tapered configuration.
- 25. (Amended) The method of manufacturing a semiconductor device according to claim 8, wherein the edge portion of the resist pattern has a tapered configuration.
- 26. (Amended) The method of manufacturing a semiconductor device according to claim 9, wherein the edge portion of the resist pattern has a tapered configuration.
- 27. (Amended) The method of manufacturing a semiconductor device according to claim 10, wherein the edge portion of the resist pattern has a tapered configuration.

14

m. H

IJ

THI

ļ=

forming a rectangular [shape] first resist pattern on the conductive film over the first semiconductor[, and];

forming a second resist pattern on the conductive film over the second semiconductor, wherein a thickness of an edge portion of the resist pattern is smaller than thickness of a middle portion of the resist pattern;

forming a rectangular [shape] first gate electrode over the first semiconductor by a first dry etching using the first resist pattern[, and];

forming a second gate electrode by the first dry etching using the second resist pattern over the second semiconductor, wherein a thickness of an edge portion of the second gate electrode is smaller than a thickness of a middle portion of the second gate electrode;

introducing an impurity element into the first semiconductor with the first gate electrode as a mask to form a first impurity region in the first semiconductor, wherein the first impurity region is not overlapped with the first gate electrode, and:

introducing an impurity element into the second semiconductor with the second gate electrode as a mask to form a second <u>impurity region</u> and a third impurity [regions] region in the second semiconductor, wherein the second impurity region is not overlapped with the second gate electrode and the third impurity region is overlapped with the edge portion of the second gate electrode; and

making the edge portion of the second gate electrode recede by a second dry etching.

9. (Amended) A method of manufacturing a semiconductor device, the method comprising [the steps of]:

Page

forming a conductive film over a first semiconductor and a second semiconductor with an insulating film therebetween;

forming a first resist pattern on the conductive film over the first semiconductor and a second resist pattern on the conductive film over the second semiconductor, wherein a thickness of an edge portion of the first resist pattern and a second thickness of an edge portion of the second resist pattern are smaller than thickness of a middle portion each of the first and the second resist patterns;

forming a first gate electrode by a first dry etching using the first resist pattern, wherein the first thickness of an edge portion of the first gate electrode is smaller than a thickness of a middle portion of the first gate electrode, [and]

forming the second gate electrode by the first dry etching using the second resist pattern, wherein the second thickness of an edge portion of the second gate electrode is smaller than a thickness of a middle portion of the second gate electrode;

removing the first and the second resist patterns;

introducing an impurity element into the first semiconductor with the first gate electrode as a mask to form a first impurity region and a second impurity region in the first semiconductor, wherein the first impurity region is not overlapped with the first gate electrode and the second impurity region is overlapped with the edge portion of the first gate electrode[, and];

introducing the impurity element into the second semiconductor with the second gate electrode as a mask to form a third impurity region and a fourth impurity region in the second semiconductor, wherein the third impurity region is not overlapped with the second

Applicant: Hideto Ohnun al. Filed: August 10, 2001

Page : 20

gate electrode and the [second] <u>fourth</u> impurity region is overlapped with the edge portion of the second gate electrode;

making the edge portions of the first and the second gate electrodes recede by a second dry etching;

forming a third resist pattern over the first gate electrode, wherein the second gate electrode is exposed from the third resist pattern; and

making the edge portion of the second gate electrode recede by a third dry etching.

10. (Amended) A method of manufacturing a semiconductor device, the method comprising [the steps of]:

forming a conductive film over a semiconductor with an insulating film therebetween; forming a rectangular [shape] first resist pattern on the conductive film[, and]; forming a second resist pattern on the conductive film, wherein a thickness of an edge portion of the second resist pattern is smaller than thickness of a middle portion of the second resist pattern;

forming a rectangular [shape] first gate electrode by a first dry etching using the first resist pattern[, and];

forming a second gate electrode by the first dry etching using the second resist pattern, wherein a thickness of an edge portion of the second gate electrode is smaller than a thickness of a middle portion of the second gate electrode;

removing the first and the second resist patterns;

introducing an impurity element into the semiconductor with the first gate electrode